执行时候出错,

[DRC REQP-1712] Input clock driver: Unsupported PLLE2_ADV connectivity. The signal u_clk_wiz_0/inst/clk_in1 on the u_clk_wiz_0/inst/plle2_adv_inst/CLKIN1 pin of u_clk_wiz_0/inst/plle2_adv_inst with COMPENSATION mode ZHOLD must be driven by a clock capable IO.

 

vivado implementation执行时候报错:Unsupported PLLE2_ADV connectivity.......

 

由提示信息可知,应该是配置clocking wizard出问题了。

 

解决办法:

选择PLL后,将source由“single ended clock capable pin”调为“global buffer”即可。再次implementation时候就不报错了。

vivado implementation执行时候报错:Unsupported PLLE2_ADV connectivity.......

 

vivado implementation执行时候报错:Unsupported PLLE2_ADV connectivity.......

 

 

相关文章:

  • 2021-08-03
  • 2022-12-23
  • 2021-12-02
  • 2021-11-09
  • 2022-12-23
  • 2021-09-21
  • 2022-12-23
  • 2021-06-05
猜你喜欢
  • 2021-12-21
  • 2022-01-06
  • 2022-01-15
  • 2022-12-23
  • 2021-12-16
  • 2022-12-23
  • 2022-12-23
相关资源
相似解决方案